## COMS12200 lab. worksheet: week #5

Although some questions have a written solutions below, for others it makes more sense to experiment in a hands-on manner: the Logisim project

http://www.cs.bris.ac.uk/home/page/teaching/material/arch\_new/sheet/lab-5.s.circ

supports such cases.

**S1.** There is a set of solutions available at

http://www.cs.bris.ac.uk/home/page/teaching/material/arch\_old/sheet/exam-logic\_minimise.s.pdf

- **S2.** Since the same steps apply to each component, we address them one at a time:
  - a The truth table for a 2-input multiplexer is

| MUX2 |        |   |   |  |
|------|--------|---|---|--|
| С    | $\chi$ | y | r |  |
| 0    | 0      | ? | 0 |  |
| 0    | 1      | ? | 1 |  |
| 1    | ?      | 0 | 0 |  |
| 1    | ?      | 1 | 1 |  |

where? denotes the don't care state, meaning the output can be described as

$$r = (\neg c \land x) \lor (c \land y)$$

This translates easily into a simulatable Logisim implementation because all gate types are available. Furthermore, we can immediately rewrite the expression as follows

$$r = (\neg c \land x) \lor (c \land y)$$

$$\equiv \neg \neg ((\neg c \land x) \lor (c \land y)) \quad \text{(involution)}$$

$$\equiv \neg (\neg (\neg c \land x) \land \neg (c \land y)) \quad \text{(de Morgan)}$$

$$\equiv ((c \land c) \land x) \land (c \land y)$$

meaning a NAND-only implementation is therefore

where  $r \equiv t_3$ .

b The truth table for a full-adder is

| Full-Adder |                  |   |    |   |
|------------|------------------|---|----|---|
| ci         | $\boldsymbol{x}$ | y | со | S |
| 0          | 0                | 0 | 0  | 0 |
| 0          | 0                | 1 | 0  | 1 |
| 0          | 1                | 0 | 0  | 1 |
| 0          | 1                | 1 | 1  | 0 |
| 1          | 0                | 0 | 0  | 1 |
| 1          | 0                | 1 | 1  | 0 |
| 1          | 1                | 0 | 1  | 0 |
| 1          | 1                | 1 | 1  | 1 |

meaning the outputs can be described as

$$co = (x \wedge y) \vee ((x \oplus y) \wedge ci)$$
  
 $s = x \oplus y \oplus ci$ 

This translates easily into a simulatable Logisim implementation because all gate types are available. The worksheet in week #2 used the fact that

$$x \oplus y \equiv (x \overline{\wedge} (x \overline{\wedge} y)) \overline{\wedge} (y \overline{\wedge} (x \overline{\wedge} y)).$$

We can use this again, rewriting the carry-out expression into

$$co = (x \land y) \lor ((x \oplus y) \land ci)$$

$$\equiv \neg \neg ((x \land y) \lor ((x \oplus y) \land ci)) \quad \text{(involution)}$$

$$\equiv \neg (\neg (x \land y) \land \neg ((x \oplus y) \land ci)) \quad \text{(de Morgan)}$$

$$\equiv (x \overline{\land} y) \overline{\land} ((x \oplus y) \overline{\land} ci)$$

and producing the NAND-only implementation

$$t_0 = x \quad \overline{\wedge} \quad y$$

$$t_1 = x \quad \overline{\wedge} \quad t_0$$

$$t_2 = y \quad \overline{\wedge} \quad t_0$$

$$t_3 = t_1 \quad \overline{\wedge} \quad t_2$$

$$t_4 = t_3 \quad \overline{\wedge} \quad ci$$

$$t_5 = t_3 \quad \overline{\wedge} \quad t_4$$

$$t_6 = ci \quad \overline{\wedge} \quad t_4$$

$$t_7 = t_5 \quad \overline{\wedge} \quad t_6$$

$$t_8 = t_0 \quad \overline{\wedge} \quad t_4$$

where  $s \equiv t_7$  and  $co \equiv t_8$ .

S3. b Whereas a full-adder computes the carry-out and sum resulting from

$$x + y + ci$$
,

with a full-subtractor we are instead interested in the borrow-out and difference from

$$x - y - bi$$
.

As such, the associated truth table is

| Full-Subtractor |   |   |    |   |
|-----------------|---|---|----|---|
| bi              | х | у | bo | d |
| 0               | 0 | 0 | 0  | 0 |
| 0               | 0 | 1 | 1  | 1 |
| 0               | 1 | 0 | 0  | 1 |
| 0               | 1 | 1 | 0  | 0 |
| 1               | 0 | 0 | 1  | 1 |
| 1               | 0 | 1 | 1  | 0 |
| 1               | 1 | 0 | 0  | 0 |
| 1               | 1 | 1 | 1  | 1 |

meaning the outputs can be described as

$$\begin{array}{lll} bo & = & (\neg x \wedge y) \vee (\neg (x \oplus y) \wedge bi) \\ d & = & x \oplus y \oplus bi \end{array}$$

As with the full-adder, this translates easily into a simulatable Logisim implementation because all gate types are available. Although the question does not ask for a NAND-only implementation, notice that the same approach is possible as with the full-adder: the only difference is a couple of NOT gates.

- **S4.** As the question suggests, both components need a little thought as to design but use of Karnaugh maps is central throughout.
  - a First, notice that rotation (or shift-type operations generally) by a fixed distance requires no actual computation: it just permutes bits in the input to form the output. For example, rotation of a 28-bit *x* by a distance of 1 bit means

$$t_{i+1 \pmod{28}} = x_i$$

for  $0 \le i < 28$ . Put another way, we just connect the *i*-th bit of *x* to the (*i* + 1 (mod 28))-th bit of the rotation output *t*.

Armed with this knowledge, we can form two 28-bit values

$$p = x \ll 1$$
$$q = p \ll 1$$

where both apply the strategy above so are basically just permutations of x. Having generated both options, we can then select between them (based on y) to form the output. To achieve this we use a 2-input, 28-bit multiplexer whose control signal is

$$c = f(y) = \begin{cases} 1 & \text{if } y \in \{0, 1, 8, 15\}, \text{ meaning } p \text{ should be selected} \\ 0 & \text{if } y \notin \{0, 1, 8, 15\}, \text{ meaning } q \text{ should be selected} \end{cases}$$

and whose output is connected to r: if x should be rotated by 1 bit c=1 so the multiplexer sets  $r=p=x\ll 1$ , but if x should be rotated by 2 bits c=0 so the multiplexer sets  $r=q=p\ll 1=(x\ll 1)\ll 1=x\ll 2$ . All we need to do is generate c based on y: by writing the truth table

| <i>y</i> <sub>3</sub>                                                    | <i>y</i> <sub>2</sub> | $y_1$                 | $y_1$                                                                                        | c = f(y)                                                           |
|--------------------------------------------------------------------------|-----------------------|-----------------------|----------------------------------------------------------------------------------------------|--------------------------------------------------------------------|
| 0                                                                        | $y_2$ 0 0 0           | $y_1$ 0 0 1           | 0                                                                                            |                                                                    |
| 0                                                                        | 0                     | 0                     | 1                                                                                            | 1                                                                  |
| 0                                                                        | 0                     | 1                     | 0                                                                                            | 0                                                                  |
| 0                                                                        | 0                     | 1                     | 1                                                                                            | 0                                                                  |
| 0                                                                        | 1                     | 1<br>0<br>0           | 0                                                                                            | 0                                                                  |
| 0                                                                        | 1                     | 0                     | 1                                                                                            | 0                                                                  |
| 0                                                                        | 1                     | 1                     | 0                                                                                            | 0                                                                  |
| 0                                                                        | 1                     | 1<br>1<br>0<br>0<br>1 | 1                                                                                            | 0                                                                  |
| 1                                                                        | 1<br>0<br>0           | 0                     | 0                                                                                            | 1                                                                  |
| 1                                                                        | 0                     | 0                     | 1                                                                                            | 0                                                                  |
| 1                                                                        | 0                     | 1                     | 0                                                                                            | 0                                                                  |
| 1                                                                        | 0                     | 1                     | 1                                                                                            | 0                                                                  |
| 1                                                                        | 1                     | 1<br>0                | 0                                                                                            | 0                                                                  |
| $\begin{array}{c} y_3 \\ 0 \\ 0 \\ 0 \\ 0 \\ 0 \\ 0 \\ 1 \\ 1 \\ 1 \\ 1$ | 1                     | 0                     | $\begin{array}{c} y_1 \\ 0 \\ 1 \\ 0 \\ 1 \\ 0 \\ 1 \\ 0 \\ 1 \\ 0 \\ 1 \\ 0 \\ 1 \\ 0 \\ 0$ | 1<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>1<br>0<br>0<br>0<br>0<br>0 |
|                                                                          | 1                     | 1                     |                                                                                              | 0                                                                  |
| 1                                                                        | 1                     | 1                     | 1                                                                                            | 1                                                                  |

and translating it into the Karnaugh map



we can do this via the Boolean expression

or even more simply as

$$c = (a_0 \wedge b) \vee (a_3 \wedge b) \vee (x_3 \wedge x_2 \wedge x_1 \wedge x_0)$$

where

$$a_0 = \neg x_0$$

$$a_1 = \neg x_1$$

$$a_2 = \neg x_2$$

$$a_3 = \neg x_3$$

$$b = a_2 \land a_1$$

As an aside, implementing this approach in Logisim is slightly complicated by the built-in component for rotation: although using it reduces the amount of work involved, it rotates the input by a variable rather than fixed distance. So even if we hard-code the distance (e.g., by fixing bits to a constant, or even GND and/or  $V_{dd}$ ) to make it do what we want, this is wasteful wrt. the total number of logic gates since we know the result required can be generated with none at all. Put another way, using a hand-specified component for rotation by a fixed distance of 1 bit will be much more efficient wrt. area.

b The first step is to notice that we can rewrite the truth table in binary so it reads

| x                   | r = f(x)            | x                   | r = f(x)            |
|---------------------|---------------------|---------------------|---------------------|
| 0000(2)             | 1100(2)             | 1000(2)             | 0011(2)             |
| 0001 <sub>(2)</sub> | 0101 <sub>(2)</sub> | 1001 <sub>(2)</sub> | 1110 <sub>(2)</sub> |
| 0010(2)             | 0110(2)             | 1010(2)             | 1111 <sub>(2)</sub> |
| 0011 <sub>(2)</sub> | 1011 <sub>(2)</sub> | 1011 <sub>(2)</sub> | $1000_{(2)}$        |
| 0100(2)             | 1001 <sub>(2)</sub> | 1100(2)             | 0100 <sub>(2)</sub> |
| 0101 <sub>(2)</sub> | $0000_{(2)}$        | 1101 <sub>(2)</sub> | 0111 <sub>(2)</sub> |
| 0110(2)             | 1010(2)             | 1110 <sub>(2)</sub> | 0001 <sub>(2)</sub> |
| 0111 <sub>(2)</sub> | 1101 <sub>(2)</sub> | 1111 <sub>(2)</sub> | 0010(2)             |

This highlights the fact we have a 4-bit output r = f(x) and a 4-bit input x; we can implement the behaviour required via a set of Boolean expressions, each of which produces the i-th bit of said result given x (i.e., the bits  $x_0$ ,  $x_1$ ,  $x_2$  and  $x_3$ ) as input. Put another way, we need to write four separate expressions  $f_i$  st.  $r_i = f_i(x)$  for  $0 \le i < 4$ .

To do this, we first translate the truth table into four Karnaugh maps, one for each  $r_i$ 



and then further into Boolean expressions:

```
\neg x_3
\neg x_3
                                    x_1
                                                  \neg x_0
                                                  \neg x_0
                   x_2
                                                     x_0
\neg x_3
\neg x_3
                                                   \neg x_0
  x_3
                                                            )
                                                     x_0
                   x_2
                 \neg x_2 \land
                                 \neg x_1
                                                   \neg x_0
                                    x_1
                         Λ
                                  \neg x_1
                                                     x_0
                  x_2
                          Λ
                                    x_1
                \neg x_2
\neg x_3
                                  \neg x_1
                                                    x_0
                                                            )
                                                            )
                                                     x_0
  x_3
                                                            )
\neg x_3
```

Various next steps to further simplify these equations can be made. The best known solution uses only 14 gates <sup>1</sup>, most of which are XOR. This presents a fairly subtle problem, in the sense that a naive gate count will ignore the cost of any derived gates (an XOR might internally require two AND gates, an OR and a NOT for instance). One way to resolve this would be to count a single gate type (e.g., NAND or NOR), or even the number of underlying transistors instead.

This level of detail clearly *is* important; without it, we risk producing an unfair comparison and hence sub-optimal result. However, it is also a little beyond the scope of the worksheet. As such, having produced a set of common sub-terms

$$\begin{array}{rcl} a_0 & = & \neg x_0 \\ a_1 & = & \neg x_1 \\ a_2 & = & \neg x_2 \\ a_3 & = & \neg x_3 \\ b_0 & = & a_1 \land a_0 \\ b_1 & = & a_1 \land x_0 \\ b_2 & = & x_1 \land a_0 \\ b_3 & = & x_1 \land x_0 \\ c_0 & = & a_3 \land a_2 \\ c_1 & = & a_3 \land x_2 \\ c_2 & = & x_3 \land a_2 \\ c_3 & = & x_3 \land x_2 \\ d_0 & = & a_2 \land b_2 \\ d_1 & = & a_3 \land b_3 \end{array}$$

<sup>1</sup> http://eprint.iacr.org/2011/475

we can at least simplify the expressions somewhat by rewriting them as follows:

$$r_{0} = (c_{0} \wedge x_{0}) \quad \vee \quad (x_{3} \wedge b_{2}) \quad \vee \\ (c_{2} \wedge a_{0}) \quad \vee \quad (c_{1} \wedge b_{0}) \quad \vee \\ (c_{3} \wedge b_{1}) \quad \vee \quad d_{1}$$

$$r_{1} = (c_{0} \wedge x_{1}) \quad \vee \quad (a_{3} \wedge b_{2}) \quad \vee \\ (c_{3} \wedge x_{0}) \quad \vee \quad (c_{2} \wedge a_{1}) \quad \vee \quad d_{0}$$

$$r_{2} = (a_{2} \wedge b_{1}) \quad \vee \quad (c_{1} \wedge b_{3}) \quad \vee \\ (a_{1} \wedge (c_{0} \vee c_{3})) \quad \vee \quad d_{0}$$

$$r_{3} = (a_{3} \wedge b_{0}) \quad \vee \quad (c_{2} \wedge x_{0}) \quad \vee \\ (x_{1} \wedge (c_{1} \vee c_{2})) \quad \vee \quad d_{1}$$